1. If a = 4'b1111 and b = -5'b00010, write the program to check what the values with 4 bits are when you want to calculate "a (+/-/\*/%) b". How about b = -5'b01xz?

```
//q1 by Angela Lo
module q1;
reg [5:0] a;
reg [5:0] b;
        initial
        begin
        a=4'b1111;
        b=-5'b00010;
        $display ("a=4'b1111, b=-5'b00010");
        $display ("a+b=%b",a+b);
        $display ("a-b=%b",a-b);
        $display ("a*b=%b",a*b);
        $display ("a%sb=%b", "%", a%b);
        b=-5'b01xz;
        Sdisplay ("a=4'b1111, b=-5'b01xz");
        $display ("a+b=%b",a+b);
        $display ("a-b=%b",a-b);
        $display ("a*b=%b",a*b);
        $display ("a%sb=%b", "%", a%b);
        end
endmodule
```

#### Simulation Results:

```
a=4'b1111, b=-5'b00010

a+b=001101

a-b=010001

a*b=100010

a%b=001111

a=4'b1111, b=-5'b01xz

a+b=xxxxxx

a-b=xxxxxx

a*b=xxxxxx

a*b=xxxxxx
```

2. When  $a = 2^{\circ}b1z$  and  $b = 3^{\circ}b11z$ , verify the values for (a>b), (a>=b), (a<b) and (a<=b) by a program. If  $a = 4^{\circ}b01xz$ , check again.

```
//q2 by Angela Lo
module q2;
reg [5:0] a;
reg [5:0] b;
        initial
        begin
        a=2'b1z;
        b=3'b11z;
        $display ("a=2'b1z, b=3'b11z");
        display ("a>b=%b",a>b);
        display ("a>=b=%b",a>=b);
        $display ("a<b=%b",a<b);</pre>
        display ("a<=b=%b",a<=b);
        b=4'b01xz;
        $display ("a=4'b01xz,b=3'b11z");
        display ("a>b=%b",a>b);
        display ("a>=b=%b",a>=b);
        $display ("a<b=%b",a<b);
        display ("a<=b=%b",a<=b);
        end
endmodule
```

#### Simulation Results:

```
Compiler version E-2011.03; Runtime version E-2011.03; Oct 12 23:55 2016

a=2'b1z, b=3'b11z
a>b=x
a>=b=x
a<b=x
a<=b=x
a=4'b01xz,b=3'b11z
a>b=x
a>=b=x
a>=b=x
a<b=x
a>=b=x
a<b=x
a<b=x
a<=b=x
a<b=x
```

Write a program to see results for 4 questions on "Equality Operators" page in the handout.

```
//q3 by Angela Lo
module q3();
    initial
    begin
    $\display ("3'b11z==3'b11z*b", (3'b11z==3'b11z)); // Case equality
    $\display ("3'bx1z==3'b11z*b", (3'bx1z==3'b11z));
    $\display ("3'b01z!=3'b01x*b", (3'b01z!=3'b01x)); // Case inequality
    $\display ("3'b01z!=3'b01z*b", (3'b01z!=3'b01z));
    $\display ("3'b01z!=3'b01z*b", (3'b01z!=3'b01z));
    $\display ("3=5*b", (3=5)); // Logic equality
    $\display ("3!=3=\%b", (3!=5));
    $\display ("3!=3=\%b", (3!=3));
    end
endmodule
~
```

#### Simulation Result:

```
Compiler version E-2011.03; Runtime version E-2011.03; Oct 13 00:58 2016

3'b11z==3'b11z=1
3'bx1z==3'b11z=0
3'b01z!=3'b01x=1
3'b01z!=3'b01z=0
3==5=0
3==3=1
3!=5=1
3!=5=1
V C S S i m u l a t i o n R e p o r t
```

Verify the results by a program for the following "A's values".

| A      | !A |
|--------|----|
| 1'bx   |    |
| 1'bz   |    |
| 2'b1z  |    |
| 2'b0z  |    |
| 2'bxz  |    |
| 3'bxxx |    |
| 3'b1xx |    |
| 3'b0xx |    |

```
//q4 by angela Lo
`timescale 10ns/1ps
module q4;
reg [1:0]a;
reg [1:0]b;
reg [2:0]c;
        initial begin
        a=1'bx; b=2'b1z; c=3'bxxx;
        a=1'bz; b=2'b0z; c=3'b1xx;
#1
#1
        a=1'b1; b=2'bxz; c=3'b0xx;
#1
        $finish;
end
        initial begin
        Smonitor ($time, "abar=%0b, bbar=%0b, cbar=%0b", !a, !b, !c);
        end
endmodule
```

### **Simulation Report**

```
Compiler version E-2011.03; Runtime version E-2011.03; Oct 19 21:51 2016

0abar=x, bbar=0, cbar=x
1abar=x, bbar=x, cbar=0
2abar=0, bbar=x, cbar=x

$finish called from file "q4.v", line 13.
$finish at simulation time 30000
VCS Simulation Report
```

 Write a program to see what you will get for 1'bx && 2'bxz, 2'b0x || 1'bz, 2'b00 && 2'b1z and 2'b0z || 4'b01xz.

### Simulation Report:

```
Compiler version E-2011.03; Runtime version E-2011.03; Oct 18 23:02 2016

0 1'bx&&2'bxz=x
1 2'b0x||1'bz=x
2 2'b001&&2'b1z=1
3 2'b0z||4'b01xz=1
VCS Simulation Report
Fime: 3
```

6. What are the results in the following operations and verify them by Verilog code?

| $\sim$ 4'b01xz = ?           |  |
|------------------------------|--|
| 4'b01xz & 4'bzx01 = ?        |  |
| 4'b01xz   4'bzx01 = ?        |  |
| $4'b01xz ^ 4'bzx01 = ?$      |  |
| $4'b01xz \sim 4'bzx01 = ?$   |  |
| $4'b01xz \sim 2'bz1 = 4'b$ ? |  |
| $4'b01xz \sim 2'bz1 = 2'b$ ? |  |

```
//q6 by Angela Lo
module q6();
    initial
    begin
    $display ("%g ~4'b01xz=%b",$time,(~4'b01xz));
    #1 $display ("%g 4'b01xz&4'bzx01=%b",$time,(4'b01xz&4'bzx01));
    #1 $display ("%g 4'b01xz|4'bzx01=%b",$time,(4'b01xz|4'bzx01));
    #1 $display ("%g 4'b01xz^4'bzx01=%b",$time,(4'b01xz^4'bzx01));
    #1 $display ("%g 4'b01xz^4'bzx01=%b",$time,(4'b01xz^4'bzx01));
    #1 $display ("%g 4'b01xz^2'bz1=%b",$time,(4'b01xz^2'bz1));
    #1 $display ("%g 4'b01xz^2'bz1=%b",$time,(4'b01xz^2'bz1));
    end
endmodule
```

#### Simulation Report:

```
Compiler version E-2011.03; Runtime version E-2011.03; Oct 18 23:04 2016

0 ~4'b01xz=10xx
1 4'b01xz&4'bzx01=0x0x
2 4'b01xz|4'bzx01=x1x1
3 4'b01xz^4'bzx01=xxxx
4 4'b01xz^2-4'bzx01=xxxx
5 4'b01xz^2-2'bz1=10xx
6 4'b01xz^2-2'bz1=10xx
V C S S i m u l a t i o n R e p o r t
```

7. What are you going to get for "& 4'b01xz", "~| 4'b01xz", "^ 4'b01xz" and "~^ 4'b01xz".

```
//q7 by Angela Lo

module q7();

    initial
    begin
    $\display ("\g &4'b01xz=\g b",\stime,(&4'b01xz));
    #1 \stime,("\g \sq \4'b01xz=\g b",\stime,(\sq \4'b01xz));
    #1 \stime,(\sq \4'b01xz=\g b",\stime,(\sq \4'b01xz));
    #1 \stime,(\sq \4'b01xz=\g b",\stime,(\sq \4'b01xz));
    #1 \stime,(\sq \sq \4'b01xz=\g b",\stime,(\ss \4'b01xz));
    end
endmodule
```

### Simulation Report:

```
Compiler version E-2011.03; Runtime version E-2011.03; Oct 18 23:06 2016

0 &4'b01xz=0
1 ~|4'b01xz=0
2 ^4'b01xz=x
3 ~^4'b01xz=x
VCS Simulation Report
```

8. What are the new values after bit shifting for "4'b01xz << 1'bz" and "4'b01xz >>2'bxx"?

### Simulation Result:

```
Compiler version E-2011.03; Runtime version E-2011.03; Oct 18 23:08 2016

0 4'b01xz<<1'bz=xxxx
1 4'b01xz>>2'bxx=xxxx
V C S Simulation Report
```

9. In this expression A = B? 4'b1100 : 5'b11ZX0 and if B = 2'b1x, What is A(4-bit number)? How about B = 3'b1xz? Write a program to verify your answers.

# Report:

```
Parsing design file 'q9.v'

Error-[SE] Syntax error

Following verilog source has syntax error:

"q9.v", 12: token is '$display'

$display ("%g A=%b",$time,A);
```

## 10. Output strength

```
//q10
//diaplay output strength
// Angela Lo
`timescale 10ns/100ps
module teststrength1();
       reg a,b;
       wire y;
       buf (strong1, weak0) g1 (y,a);
       buf (weak1,strong0) g2 (y,b);
       initial
       begin
       a=1;
       b=1;
       module teststrength2();
       reg il,i2,ctrl;
       wire y;
       bufif0 (strong1,weak0) g1 (y,il,ctrl);
       bufif0 (strong1, weak0) g2 (y,i2,ctrl);
       initial
       begin
       ctrl=1;
       il=0;
       il=1;
       $display (" y=\%b,il=\%b,i2=\%b,ctrl=\%b",y,il,i2,ctrl);
endmodule
```

#### Simulation

# Report

```
Compiler version E-2011.03; Runtime version E-2011.03; Oct 19 22:51 2016

y=1,a=1,b=1
y=z,il=1,i2=x,ctrl=1
VCS Simulation Report

Time: 000 ps
```

Design Verilog program for 4 to 1 mux in gate level and write the testbench to verify.



```
//q11 4 to 1 mux
// uSing Gate level
//code by Angela Lo
//`timescale 10ns/1ps
module mux 4to1 (I0, I1, I2, I3, Sel0, Sel1, OUT);
        input I0, I1, I2, I3, Sel0, Sel1;
        output OUT;
wire y0, y1, y2, y3, Sel0b, Sel1b;
wire d0, d1, d2, d3, k0, k1, OUT;
not n0(Sel0b, Sel0);
not n1(Sel1b, Sel1);
and x0(y0, I0, d0);
and x1(y1, I1, d1);
and x2(y2, I2, d2);
and x3(y3,I3,d3);
and a0 (do, Sel1b, Sel0b);
                           //decoder
and a1(d1,Sel1b,Sel0);
and a2(d2, Sel1 , Sel0b);
and a3(d3, Sel1 , Sel0 );
or b0(k0,y0,y1);
or b1(k1,y2,y3);
or o1(OUT, k0, k1);
endmodule
```

### Question 11: 4 to 1 mux testbench

```
//teStbench mux 4to1
module tb mux 4to1;
        reg I0, I1, I2, I3, Sel0, Sel1;
        wire OUT;
mux 4to1 dut (I0, I1, I2, I3, Sel0, Sel1, OUT);
        initial
        begin
        10=0;
        I1=0;
        12=0;
        13=0;
        Sel0=0;
        Sel1=0;
        #5 I0=0; I1=0; I2=0; I3=0;
        #5 I0=1;I1=0;I2=0;I3=0;
        #5 I0=0; I1=1; I2=0; I3=0;
        #5 I0=1;I1=1;I2=0;I3=0;
        #5 I0=0; I1=0; I2=1; I3=0;
        #5 I0=1;I1=0;I2=1;I3=0;
        #5 I0=0; I1=1; I2=1; I3=0;
        #5 I0=1; I1=1; I2=1; I3=0;
        #10 $finish;
        end
initial
        $monitor($time,, I3,I2,I1,I0,, Sel1,Sel0,, OUT);
endmodule
```

#### **Simulation Result:**

```
Ompiler version E-2011.03; Runtime version E-2011.03; Oct 19 22:56 2016

0 0000 00 0
10 0001 00 x
15 0010 00 0
20 0011 00 x
25 0100 00 0
30 0101 00 x
35 0110 00 0
40 0111 00 x

$finish called from file "tb mux 4to1.v", line 23.
```

12. Write nor gate verilog module using switch devices and testbench to verify it.



```
//q12 nor gate using switch device
//Angela Lo

module mynor (input a,b,output f);
supply1 vdd; //voltage hi
supply0 gnd; //voltage lo

pmos upmos1(n1,vdd,a);
pmos upmos2(f,n1,b);
nmos unmos1(f,gnd,a);
nmos unmos2(f,gnd,b);
endmodule
~
```

## Testbench

```
//tbq12.v
//Angela Lo
`include "q12.v"
module tbq12();
reg a r,b r;
wire \overline{\mathbf{f}}_{\mathbf{w}};
mynor dut (
         .a(a_r),
         .b(b_r),
.f(f_w)
initial begin
         a r=1'b0; b r=1'b0;
#1
        a r=1'b0; b r=1'b1;
#1
        a r=1'b1; b r=1'b0;
#1
         a r=1'b1; b r=1'b1;
#1
         $finish;
end
initial begin
         $monitor ("a=%0b,b=%0b,f w=%0b", a r,b r,f w);
end
endmodule
```